## This is a 15 point problem

The final goal of this problem is design of two three-bit synchronous counter circuits to implement the count sequence shown in the adjacent transition graph.

The first circuit will use S-R flip-flops.

The second circuit will use J-K flip-flops.



| С | В | Α | C+ | B <sup>+</sup> | $A^+$ | $S_C$ | $R_C$ | $S_B$ | $R_B$ | $S_A$ | $R_A$ |
|---|---|---|----|----------------|-------|-------|-------|-------|-------|-------|-------|
| 0 | 0 | 0 | 0  | 1              | 0     | 1     | 1     | 0     | 1     | ı     | 1     |
| 0 | 0 | 1 | X  | X              | X     | ×     | X     | ×     | X     | ×     | X     |
| 0 | 1 | 0 | -  | 0              | -     | 0     | 1     | -     | ٥     | 0     |       |
| 0 | 1 | 1 | ×  | X              | X     | ×     | ×     | ×     | ×     | ×     | X     |
| 1 | 0 | 0 | 0  | 0              | 0     | 1     | 0     | 1     | 1     | -     | 1     |
| 1 | 0 | 1 | 1  | -              | O     | 1     | 1     | 0     | -     | 1     | Q     |
| 1 | 1 | 0 | ı  | 0              | 0     | 1     | 1     | 1     | ٥     | 1     | 1     |
| 1 | 1 | 1 | X  | X              | ×     | X     | X     | ×     | X     | ×     | X     |

Complete this transition table for the next state of each S-R flip-flop and the inputs for each S-R flip-flop to implement the prescribed count sequence. Do not change any headings or values typed into the table.

Complete these Karnaugh maps and determine the fully reduced sum of products expression for each of the flip flop inputs. Do not change any of the labels on the K-maps.













Use logic gates to complete this circuit drawing to implement the prescribed counter sequence.

1 point of this part of the problem is reserved for having a minimal design. That is, a design that uses the fewest number of logic gates. In order to receive any of this point your circuit must implement the correct count sequence. Note that this part of the problem entails designing a multiple output logic circuit. You may be able to reduce the gate count by algebraically manipulating the SOP expressions into other forms.



| С | В | Α | C+ | B <sup>+</sup> | $A^+$ | Jc | $K_C$ | $J_B$    | $K_B$ | $J_A$ | $K_A$ |
|---|---|---|----|----------------|-------|----|-------|----------|-------|-------|-------|
| 0 | 0 | 0 | 0  | 1              | 0     | 0  | 1     | -        | 0     | 0     | - L   |
| 0 | 0 | 1 | X  | ×              | X     | ×  | X     | ×        | ×     | ×     | X     |
| 0 | 1 | 0 | 1  | 0              |       |    | 0     | 0        | _     | -     | 0     |
| 0 | 1 | 1 | ×  | X              | X     | X  | X     | X        | ×     | ×     | X     |
| 1 | 0 | 0 | 0  | 0              | 0     | 0  | ı     | <b>5</b> | -     | D     | -     |
| 1 | 0 | 1 | 1  |                | D     | -  | 0     |          | O     | ۵     | ı     |
| 1 | 1 | 0 | 1  | 0              | 0     | -  | 0     | 0        | -     | 0     | 1     |
| 1 | 1 | 1 | V  | ~              | ~     | Y  | V     | V        | V     | >     | Y     |

Complete this transition table for the next state of each J-K flip-flop and the inputs for each J-K flip-flop to implement the prescribed count sequence. Do not change any headings or values typed into the table.

Complete these Karnaugh maps and determine the fully reduced sum of products expression for each of the flip flop inputs. Do not change any of the labels on the K-maps.





| C $BA$ | 0       | 1  |
|--------|---------|----|
| 00     | 0       | 0  |
| 01     | X       | 0  |
| 11     | X       | X  |
| 10     |         | 0  |
| ٠      | $J_A =$ | BC |







Use logic gates to complete this circuit drawing to implement the prescribed counter sequence.

1 point of this part of the problem is reserved for having a minimal design. That is, a design that uses the fewest number of logic gates. In order to receive any of this point your circuit must implement the correct count sequence. Note that this part of the problem entails designing a multiple output logic circuit. You may be able to reduce the gate count by algebraically manipulating the SOP expressions into other forms.



Briefly comment on the similarities and/or differences between these two designs.

The SR latch is much more efficient, particularly on the B and A gates